September 2000

# FDS9926A

FAIRCHILD

# Dual N-Channel 2.5V Specified PowerTrench<sup>®</sup> MOSFET

## **General Description**

These N-Channel 2.5V specified MOSFETs use Fairchild Semiconductor's advanced PowerTrench process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V - 10V).

# Applications

- Battery protection
- Load switch
- Power management



- 6.5 A, 20 V.  $R_{DS(ON)} = 0.030 \ \Omega \ @ V_{GS} = 4.5 \ V$  $R_{DS(ON)} = 0.043 \ \Omega \ @ V_{GS} = 2.5 \ V.$
- Optimized for use in battery protection circuits
- +  $\pm 10~V_{GSS}$  allows for wide operating voltage range
- Low gate charge



# Absolute Maximum Ratings T<sub>A=25°C</sub> unless otherwise noted

| Symbol                            | Parameter                                        |                          |                 | Ratings     | Units      |
|-----------------------------------|--------------------------------------------------|--------------------------|-----------------|-------------|------------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |                          |                 | 20          |            |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |                          |                 | ±10         |            |
| ID                                | Drain Curren                                     | t – Continuous           | (Note 1a)       | 6.5         | A          |
|                                   |                                                  | – Pulsed                 |                 | 20          |            |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation             |                          |                 | 2           | W          |
|                                   | Power Dissipation for Single Operation           |                          | ON (Note 1a)    | 1.6         |            |
|                                   |                                                  |                          | (Note 1b)       | 1           |            |
|                                   |                                                  |                          | (Note 1c)       | 0.9         |            |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                          |                 | -55 to +150 |            |
| Therma                            | I Charact                                        | eristics                 |                 |             |            |
| R <sub>0JA</sub>                  | Thermal Res                                      | istance, Junction-to-Amb | Dient (Note 1a) | 78          | °C/W       |
| R <sub>θJC</sub>                  | Thermal Resistance, Junction-to-Case (Note 1)    |                          |                 | 40 °        |            |
| Packag                            | e Marking                                        | and Ordering l           | Information     |             |            |
| Device Marking                    |                                                  | Device                   | Reel Size       | Tape width  | Quantity   |
| FDS9926A                          |                                                  | FDS9926A                 | 13"             | 12mm        | 2500 units |

©2000 Fairchild Semiconductor International

FDS9926A

| Symbol                                       | Parameter                                                              | Test Conditions                                                                                                                                                                                                                | Min                       | Тур                                      | Max                     | Units      |  |
|----------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------|-------------------------|------------|--|
| Off Char                                     | acteristics                                                            |                                                                                                                                                                                                                                |                           |                                          | l                       |            |  |
| BV <sub>DSS</sub>                            | Drain–Source Breakdown Voltag                                          | $V_{GS} = 0 V, I_D = 250 \mu A$                                                                                                                                                                                                | 20                        |                                          |                         | V          |  |
| Δ <u>BV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient                           | $I_D = 250 \ \mu$ A, Referenced to 25°C                                                                                                                                                                                        |                           | 14                                       |                         | mV/°C      |  |
| DSS                                          | Zero Gate Voltage Drain Current                                        | $V_{DS} = 16 V$ , $V_{GS} = 0 V$                                                                                                                                                                                               |                           |                                          | 1                       | μA         |  |
| GSSF                                         | Gate–Body Leakage, Forward                                             | $V_{GS} = 8 V$ , $V_{DS} = 0 V$                                                                                                                                                                                                |                           |                                          | 100                     | nA         |  |
| GSSR                                         | Gate-Body Leakage, Reverse                                             | $V_{GS} = -8 V$ $V_{DS} = 0 V$                                                                                                                                                                                                 |                           |                                          | -100                    | nA         |  |
| On Char                                      | acteristics (Note 2)                                                   |                                                                                                                                                                                                                                | I                         | 1                                        |                         | 1          |  |
|                                              | acteristics (Note 2)<br>Gate Threshold Voltage                         | $V_{DS} = V_{GS}, I_{D} = 250 \ \mu A$                                                                                                                                                                                         | 0.5                       | 1                                        | 1.5                     | V          |  |
| $\Delta V_{GS(th)}$<br>$\Delta T_J$          | Gate Threshold Voltage<br>Temperature Coefficient                      | $I_D = 250 \ \mu\text{A}$ , Referenced to 25°C                                                                                                                                                                                 |                           | -3                                       |                         | mV/°C      |  |
| R <sub>DS(on)</sub>                          | Static Drain–Source<br>On–Resistance                                   | $\begin{array}{c} V_{GS}=4.5 \ V,  I_{D}=6.5 \ A \\ V_{GS}=2.5 \ V,  I_{D}=5.4 \ A \\ V_{GS}=4.5 \ V, \ I_{D}=6.5 A, \ T_{J}=125^{\circ} C \end{array}$                                                                        |                           | 0.025<br>0.036<br>0.035                  | 0.030<br>0.043<br>0.050 | Ω          |  |
| D(on)                                        | On–State Drain Current                                                 | $V_{GS} = 4.5 \text{ V}, \qquad V_{DS} = 5 \text{ V}$                                                                                                                                                                          | 15                        |                                          |                         | А          |  |
| <b>J</b> FS                                  | Forward Transconductance                                               | $V_{DS} = 5 V$ , $I_D = 3 A$                                                                                                                                                                                                   |                           | 11                                       |                         | S          |  |
| Dvnamio                                      | Characteristics                                                        |                                                                                                                                                                                                                                |                           |                                          |                         |            |  |
| C <sub>iss</sub>                             | Input Capacitance                                                      | $V_{DS} = 10 V$ , $V_{GS} = 0 V$ ,                                                                                                                                                                                             |                           | 700                                      |                         | pF         |  |
| Coss                                         | Output Capacitance                                                     | f = 1.0  MHz                                                                                                                                                                                                                   |                           | 175                                      | 1                       | pF         |  |
| Crss                                         | Reverse Transfer Capacitance                                           |                                                                                                                                                                                                                                |                           | 85                                       | 1                       | pF         |  |
|                                              | g Characteristics (Note 2)                                             |                                                                                                                                                                                                                                | 1                         |                                          |                         |            |  |
| d(on)                                        | Turn–On Delay Time                                                     | $V_{DD} = 10 V$ , $I_D = 1 A$ ,                                                                                                                                                                                                |                           | 8                                        | 16                      | ns         |  |
|                                              | Turn–On Rise Time                                                      | $V_{\text{GS}} = 4.5 \text{ V}, \qquad \text{R}_{\text{GEN}} = 6 \Omega$                                                                                                                                                       |                           | 10                                       | 18                      | ns         |  |
| .d(off)                                      | Turn-Off Delay Time                                                    |                                                                                                                                                                                                                                |                           | 18                                       | 29                      | ns         |  |
| .f                                           | Turn–Off Fall Time                                                     |                                                                                                                                                                                                                                |                           | 5                                        | 10                      | ns         |  |
| ,<br>Qg                                      | Total Gate Charge                                                      | $V_{DS} = 10 V$ , $I_D = 3A$ ,                                                                                                                                                                                                 |                           | 7                                        | 10                      | nC         |  |
| Q <sub>gs</sub>                              | Gate–Source Charge                                                     | $V_{GS} = 4.5 V$                                                                                                                                                                                                               |                           | 1.2                                      |                         | nC         |  |
| Q <sub>gd</sub>                              | Gate–Drain Charge                                                      |                                                                                                                                                                                                                                |                           | 1.9                                      |                         | nC         |  |
|                                              | ource Diode Characteristic                                             | s and Maximum Patings                                                                                                                                                                                                          | I                         | 1                                        |                         | L          |  |
| s                                            | Maximum Continuous Drain–Sou                                           |                                                                                                                                                                                                                                |                           |                                          | 1.3                     | А          |  |
| V <sub>SD</sub>                              | Drain–Source Diode Forward<br>Voltage                                  | $V_{GS} = 0$ V, $I_S = 1.3$ A (Note 2)                                                                                                                                                                                         |                           | 0.65                                     | 1.2                     | V          |  |
|                                              |                                                                        | hermal resistance where the case thermal reference termined by the user's board design. $\varphi  \wp  \qquad \qquad$ | $\mathbf{r}$ is defined a | as the solde                             | er mounting             | surface of |  |
|                                              | a) 78°/W when<br>mounted on a 0.5in <sup>2</sup><br>pad of 2 oz copper | b) 125°/W when hi<br>mounted on a 0.02<br>i in <sup>2</sup> pad of 2 oz ii<br>copper c                                                                                                                                         | ( c)                      | c) 135°/W when mounted on a minimum pad. |                         |            |  |

FDS9926A Rev D (W)



FDS9926A



FDS9926A

FDS9926A Rev D (W)



July 1999, Rev. B





### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DOME™ E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ **FAST<sup>®</sup>** 

FASTr™ GlobalOptoisolator™ GTO™ HiSeC™ **ISOPLANAR™** MICROWIRE™ **OPTOLOGIC**<sup>™</sup> OPTOPLANAR™ POP™ PowerTrench<sup>®</sup>

QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ UHC™

VCX™

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          | •                         | Rev. F1                                                                                                                                                                                                                           |